An Area/Performance Trade-Off Analysis of a GF(2^m) Multiplier Architecture for Elliptic Curve Cryptography

Miguel Morales-Sandoval, Claudia Feregrino-Uribe, René Cumplido and Ignacio Algredo-Badillo
Computer Science Department
National Institute for Astrophysics, Optics and Electronics
Luis Enrique Erro No. 1, Tonantzintla, Pue., 72840, Mexico

Abstract
A hardware architecture for GF(2^m) multiplication and its evaluation in a hardware architecture for elliptic curve scalar multiplication is presented. The architecture is a parametrizable digit-serial implementation for any field order m. Area/performance trade-off results of the hardware implementation of the multiplier in an FPGA are presented and discussed.

1. Introduction

Finite fields like the binary GF(2^m) and the prime GF(p) have been used successfully in error correction codes and cryptographic algorithms. In Elliptic Curve Cryptography (ECC), the overall performance of cryptographic ECC schemes is hardly determined by arithmetic in GF(2^m), being inversion and multiplication the most time consuming operations. According to the literature, arithmetic in GF(2^m) binary fields using polynomial basis leads to efficient hardware implementations of ECC. Some works related to hardware implementation of ECC have reported parameterizable GF(2^m) arithmetic units to compute the most time consuming operation in elliptic curve cryptography, the scalar multiplication. Those architectures are based on a diversity of multiplication algorithms, for example: Massey Omura multipliers [1], linear feedback shift registers multipliers [2], Karatsuba [3], [4], and Digit-Serial multipliers [5]. Other works have studied and implemented GF(2^m) multipliers using polynomial basis like [8] and [9]. Others have used different algorithms, like the Montgomery multiplication [10, 11]. Although, from the architectural point of view, it is well known that the arithmetic unit has a big impact in the timing and area of hardware for scalar multiplication, it is not clear whether the architecture performance is due to the parallelism in the multipliers, the number of multipliers, or the kind of multipliers used. This technical communication presents the
hardware architecture of a $GF(2^m)$ digit-serial multiplier and evaluates the area/performance trade off, considering various digit sizes $d$ and finite field orders $m$.

2. GF($2^m$) Multiplication architecture

Multiplication in $GF(2^m)$ in polynomial basis is the operation $A(x) \times B(x) \mod F(x)$, that can be computed using a variety of proposed algorithms in the literature. On the one hand, serial or bit-serial algorithms, consider each individual bit of the operand $B(x)$ which implies a latency for multiplication of $m$ clock cycles. On the other hand, digit-serial multipliers consider a group of $d$ bits of operand $B(x)$ at time and perform the multiplication in $m/d$ cycles. However, it is not clear which is the best size of $d$ for this kind of multiplier to achieve an appropriate performance that meets the constraints for a specific application. Varying the size of the digit allows to explore the cost in area and performance improvements from a serial implementation up to a parallel multiplication architecture. At each iteration, the operand $A(x)$ is multiplied by a group of $d$ bits of operand $B(x)$ and the result is reduced modulo $F(x)$. The result is added accumulatively to the result of the next iteration, considering the following $d$ bits of $B(x)$ until all $B(x)$'s bits are processed. The reduction in the operation latency comes with an increment in the complexity at each step of the multiplication.

For our implementation, we consider the digit serial algorithm 1 [6], the same algorithm used for the work reported in [5], and show the different area/time results when the digit size is varied. This will help designers to select suitable parameters when implementing architectures for high level applications like cryptographic algorithms or error correction code algorithms.

**Algorithm 1.** Digit-Serial multiplication: Multiplication in $GF(2^m)$

**Require:** $A(x), B(x)$ in $GF(2^m)$, $F(x)$ the $m+1$ grade irreducible polynomial

**Ensure:** $C(x) = A(x) \times B(x) \mod F(x)$

1: $C(x) \leftarrow B_{s-1}(x)A(x) \mod F(x)$
2: **for** $k$ from $s-2$ downto 0 **do**
   
   $C(x) \leftarrow x^d C(x)$
   
   $C(x) \leftarrow C(x) + B_k(x)A(x) \mod F(x)$

**end for**
Being $B(x)$ an element in $GF(2^m)$ using polynomial basis, this is viewed as the polynomial $b_{m-1}x^{m-1} + b_{m-2}x^{m-2} + \ldots + b_1x + b_0$. For a positive digit number $d < m$, the polynomial $B(x)$ can be grouped so that it can be expressed as:

$$B(x) = x^{(s-1)d}B_{s-1}(x) + x^{(s-2)d}B_{s-2}(x) + \ldots + x^d B_1(x) + B_0(x),$$

where $s = \lceil d/m \rceil$ and each word $B_i(x)$ is defined as follows:

$$B_i(x) = \begin{cases} 
\sum_{j=0}^{d-1} b_{id+j}x^{j} & \text{if} \quad 0 \leq i < s-1 \\
\sum_{j=0}^{(m-1)d-1} b_{id+j}x^{j} & \text{if} \quad i = s-1 
\end{cases}$$

If $x^d$ is factored from the grouped representation of $B(x)$, the resulting expression is

$$B(x) = x^d \left( x^d \left( \ldots (x^d B_{s-1}(x) + B_{s-2}(x)) + \ldots \right) + B_1 \right) + B_0$$

This last representation of operand $B(x)$ is used in algorithm 1 to compute the field multiplication.

That is, $A(x)B(x) \mod F(x) = x^d \left( x^d \left( \ldots (x^d (A(x)B_{s-1}(x) + B_{s-2}(x)) + \ldots ) + B_1 \right) + B_0 \right) \mod F(x)$. At each iteration, the accumulator $C(x)$ is multiplied by $x^d$ and the result is added to the multiplication of $A(x)$ by each word $B_i(x)$ of $B(x)$. The partial result $C(x)$ is reduced modulo $F(x)$.

$$C(x) = B_{s-1}(x)A(x) \mod F(x) \quad \text{Initialization}$$

$$C(x) = x^d C(x) \mod F(x) = x^d B_{s-1}(x)A(x) \mod F(x) \quad \text{Iteration s-2}$$

$$C(x) = x^d B_{s-1}(x)A(x) + B_{s-2}(x)A(x) \mod F(x)$$

$$C(x) = x^d C(x) \mod F(x) = x^d (x^d B_{s-1}(x)A(x) + B_{s-2}(x)A(x)) \mod F(x) \quad \text{Iteration s-3}$$

$$C(x) = x^d (x^d B_{s-1}(x)A(x) + B_{s-2}(x)A(x)) + B_{s-3}(x)A(x) \mod F(x)$$

$$\ldots$$

The proposed architecture for algorithm 1 is shown on the left side of figure 1. A finite state machine controls the data flow executing the loop in algorithm 1. At each iteration, a new digit of $d$ bits from $B(x)$ is processed so the operation is performed in $\lceil d/m \rceil$ cycles. The operations $x^d C(x)$ and $B_i(x)A(x)$ are computed using parallel combinatorial multipliers, that multiplies a $d-1$ grade polynomial with a $m-1$ grade polynomial. Being $U(x)$ a $d-1$ grade polynomial $u_{d-1}x^{d-1} + u_{d-2}x^{d-2} + \ldots + u_1x + u_0$, and $A(x)$ a
$m-1$ grade polynomial, the parallel multiplication is

$$U(x)A(x) \mod F(x) = u_{d-1}x^{d-1}A(x) \mod F(x)$$

$$+ u_{d-2}x^{d-2}A(x) \mod F(x)$$

$$+ \ldots$$

$$+ u_1xA(x) \mod F(x)$$

$$+ u_0A(x) \mod F(x)$$

The operation $xA(x) \mod F(x)$ is a shift to the left operation of $A(x)$ together a reduction of $F(x)$. Thus, the value $x'A(x) \mod F(x)$ is the shifted and reduced version of $x^{i-1}A(x) \mod F(x)$. So each value $x'A(x) \mod F(x)$ can be generated sequentially starting with $x^0A(x)$. Finally, each $x'A(x) \mod F(x)$ value is added depending on the bit value of $u_i$. These operations are executed by the parallel multiplier shown on the right side of figure 1.

The operation $x^dC(x) \mod F(x)$ is computed in two steps. Using the polynomial representation of $C(x)$,

$$x^dC(x) \mod F(x) = x^d(c_{m-1}x^{m-1}+c_{m-2}x^{m-2}+\ldots+c_{m-d}x^{m-d}+c_{m-d-1}x^{m-d-1}+\ldots+c_1x+c_0) \mod F(x).$$

$$= x^d(c_{m-1}x^{m-1}+c_{m-2}x^{m-2}+\ldots+c_{m-d}x^{m-d}) \mod F(x) + x^d(c_{m-d-1}x^{m-d-1}+\ldots+c_1x+c_0) \mod F(x).$$

$$= (c_{m-1}x^{m-d}+c_{m-2}x^{m-d-2}+\ldots+c_{m-d}x^m) \mod F(x) + (c_{m-d-1}x^{m-1}+\ldots+c_1x^{d+1}+c_0x^d) \mod F(x).$$

$$= Q_1(x) \mod F(x) + Q_2(x) \mod F(x).$$

$Q_2(x)$ is a $m-1$ grade polynomial, corresponding to the $m-d$ least significant bits of $C(x)$ shifted $d$ positions to the left. $Q_2(x)$ does not need to be reduced.

By factoring $x^m$ from $Q_1(x)$, it is obtained $Q_1(x) = x^m(c_{m-1}x^{d-1}+c_{m-2}x^{d-2}+\ldots+c_{m-d})$. In this case, being $F(x)$ a $m+1$ trinomial or pentanomial of the form $F(x) = x^m + g(x)$, where $g(x)$ is a polynomial with grade $g << m$, the equivalence $x^m = g(x)$ can be used. In this case, $g(x)$ corresponds to all bits of $F(x)$ except the $m$-bit. Thus, $Q_1(x) \mod F(x) = g(x) (c_{m-1}x^{d-1}+c_{m-2}x^{d-2}+\ldots+c_{m-d})$. That is, the operation
is a multiplication of $g(x)$ of grade $g$, and a polynomial of grade $d$, corresponding to the most significant $d$ bits of $C(x)$. The resulting polynomial is of grade $g+d$. In all the cases the polynomial $F(x)$ used in the tests for the finite fields $m \in \{163, 233, 283, 409, 571\}$, and digits $\{1, 4, 8, 16, 32\}$, the value $g+d \ll m$, so no reduction is necessary. The polynomial $g(x)$ is expanded to a $m$-1 grade polynomial so $Q_3(x) \mod F(x)$ be computed using the parallel combinatorial multiplier. All these computations are performed by the modules in the architecture for the multipliers, which includes the parallel multipliers, a shift to the left module of $d$-bits, two registers and a $3m$-input xor gate.

3. Implementation and results

The architecture was designed in VHDL, simulated and validated using Active-HDL and a test program in C. The architecture is parametrizable in the filed order for any $m$ value. The average system throughput of the architecture was obtained by synthesizing it to several finite field orders for the reconfigurable device xc2v2000 FPGA, using Xilinx’s tools. The multiplier was implemented for the field orders $m= 163, 233, 283, 409$ and $571$ recommended by NIST [7] for elliptic curve cryptography, and for the field $m=277$ recommended by IPSec. Due the large number of I/O pins in the architecture, the $GF(2^m)$ multiplier was implemented together an I/O interface. This is a finite state machine that gets the input parameters $A(x)$ and $B(x)$ as 32-bit words and once the operation is computed, it delivers the results in several 32-bit words. The results presented in figures include the I/O interface.

We also investigated the performance of the multiplier considering the processing time. Figure 2 shows the processing time for specific finite fields and digit sizes and Figure 3 shows the area resources required for each one of these finite fields and digit sizes. From these figures, it can be observed that the bigger the digit, the better the performance, but the higher area requirements. Latency of the multiplier is mainly reduced by the size of the digit. From figure 2, it is seen that the difference in timing between the digit size 16 and 32 bits is not significant, thus the extra cost in terms of area for digit sizes greater that 32 bits is not justified.
The application constraints will guide the selection of the best implementation parameters. As an example of an application, consider a reconfigurable architecture for scalar multiplication in elliptic curve cryptography that manages several finite field orders, but only assigns fixed space for the field multiplier. For each specific finite field order, there is a digit size that maximizes the performance of the multiplier for a fixed area. For example, with 40Kgates the best performer is a 4-digit field multiplier for the field $m=571$. In this area, we could also implement a 8-digit or a 16-digit multiplier for the fields $m=409$ and $m=277$ respectively, and so on.

It is worth to mention that the results presented in this technical communication were obtained from place and route optimized for speed and without keeping the hierarchical structure of the design. Finally, table 1 shows a comparison of the area results and performance achieved in this work against the results presented in [8] for several kinds of parallel multipliers, using the field $m=233$ and the same technology, a virtex2 FPGA xc2v6000-4. In this comparison, the I/O interface was not used. The results show that the digit serial solution requires less area, 10 times lower for $d=32$ compared to the parallel implementation of the classical multiplier at the cost of six more clock cycles. In all the cases, the digit-serial multiplier has greater frequency which implies this module can be integrated to other designs working at high frequencies.

The multiplier using $d=1$ achieves better timing (269 MHz, 0.60us) compared with the bit-serial implementation in [9] (42 MHz, 7.4 us) for the finite field $m=163$. Other works have implemented finite field multipliers and used them in elliptic curve coprocessors or processors [1-5] but the results for the standalone multiplier are not available. Others have implemented the multiplier for the $GF(p)$ finite field so a direct comparison is not possible [10, 11].

4. Conclusions

An area/performance trade off analysis for a digit-serial $GF(2^m)$ finite field multiplication was presented. The size of the digit to use in an application of the proposed multiplier architecture will
be guided by the area assigned to the multiplier. Also, the required processing time and which
other digits can be used to maximize the performance for other field order using greater digits
should be taken into account.

Acknowledgments

First author thanks the National Council for Science and Technology from Mexico (CONACyT) for
financial support through the scholarship number 171577.

References

Elliptic Curve Public Key Cryptosystems. In Proc. of 12th IEEE Workshop on Rapid System

of Elliptic Curve Crypto Algorithms. In IPDPS ’02: Proceedings of the 16th International Parallel
Computer Society.

Implementation for Elliptic Curve Cryptography over GF(2^m). In Proc. of the 4th International
Workshop on Cryptographic Hardware and Embedded Systems – CHES’2002, volume 2523 of

Curve Scalar Multiplication over GF(2^m). In Proc. of 11th Reconfigurable Architectures
Workshop, RAW’04, pages 26–27, Santa Fe, USA, April 2004.

processor. In ITCC’04: International Conference on Information Technology: Coding and

University of Waterloo, 2003.

gov/csrc/fedstandards.html.

[8] C. Grabbe, M. Bednara, J. Teich, J. von zur Gathen and J. Shokrollahi. FPGA Designs of
Parallel High Performance GF(2^{233}) Multipliers. In Proc. of IEEE ISCAS’03, volume II, pages

Architecture for Galois field GF(2^{31})", Elsevier Microelectronics Journal, Vol. 34, Issue 10,
October 2003.


Figure 1: Hardware architecture for digit serial finite field multiplication
Figure 2: Time (us) to compute $GF(2^m)$ multiplication using different parallelism grade and finite field orders.
Figure 3: Area (slices) resources for different parallelism grade and finite field orders.
Table 1: Area and time comparison results.

<table>
<thead>
<tr>
<th>Ref.</th>
<th>Multiplier</th>
<th>LUT/FF</th>
<th>Slices</th>
<th>Gate count</th>
<th>Clock Period (ns)</th>
<th>(Frequency)</th>
</tr>
</thead>
<tbody>
<tr>
<td>[8]</td>
<td>Classical(estmd.)</td>
<td>37,296/37,552</td>
<td>-</td>
<td>528,427</td>
<td>13.00</td>
<td>77 MHz</td>
</tr>
<tr>
<td>[8]</td>
<td>HybridKaratsuba</td>
<td>11,746/13,941</td>
<td>-</td>
<td>182,007</td>
<td>11.07</td>
<td>90.3MHz</td>
</tr>
<tr>
<td>[8]</td>
<td>MasseyOmura</td>
<td>36,857/8,543</td>
<td>-</td>
<td>289,489</td>
<td>15.91</td>
<td>62.8MHz</td>
</tr>
<tr>
<td>[8]</td>
<td>SunarKoc</td>
<td>45,435/41,942</td>
<td>-</td>
<td>608,149</td>
<td>10.73</td>
<td>93.2MHz</td>
</tr>
<tr>
<td>This work</td>
<td>(d = 1)</td>
<td>484/477</td>
<td>246</td>
<td>6,731</td>
<td>4.26</td>
<td>234.8MHz</td>
</tr>
<tr>
<td>This work</td>
<td>(d = 4)</td>
<td>1188/634</td>
<td>766</td>
<td>12,905</td>
<td>4.82</td>
<td>207.2MHz</td>
</tr>
<tr>
<td>This work</td>
<td>(d = 8)</td>
<td>2,115/710</td>
<td>1,384</td>
<td>18,394</td>
<td>5.32</td>
<td>187.7MHz</td>
</tr>
<tr>
<td>This work</td>
<td>(d = 16)</td>
<td>4,004/889</td>
<td>2,436</td>
<td>31,139</td>
<td>6.19</td>
<td>161.5MHz</td>
</tr>
<tr>
<td>This work</td>
<td>(d = 32)</td>
<td>7,110/1,349</td>
<td>4,457</td>
<td>53,647</td>
<td>6.59</td>
<td>151.6MHz</td>
</tr>
</tbody>
</table>